Invention Grant
- Patent Title: Time-interleaved pipelined-SAR analog to digital converter with low power consumption
- Patent Title (中): 时间交错流水线SAR模数转换器,功耗低
-
Application No.: US13232442Application Date: 2011-09-14
-
Publication No.: US08427355B2Publication Date: 2013-04-23
- Inventor: Sai-Weng Sin , Li Ding , Yan Zhu , He-Gong Wei , Chi-Hang Chan , U-Fat Chio , Seng-Pan U , Rui Paulo da Silva Martins , Franco Maloberti
- Applicant: Sai-Weng Sin , Li Ding , Yan Zhu , He-Gong Wei , Chi-Hang Chan , U-Fat Chio , Seng-Pan U , Rui Paulo da Silva Martins , Franco Maloberti
- Applicant Address: CN Macau
- Assignee: University of Macau
- Current Assignee: University of Macau
- Current Assignee Address: CN Macau
- Agency: Bacon & Thomas, PLLC
- Priority: TW100107757A 20110308
- Main IPC: H03M1/38
- IPC: H03M1/38

Abstract:
An analog-to-digital converter (ADC) circuit comprising two time-interleaved successive approximation register (SAR) ADCs. Each of the two time-interleaved SAR ADCs comprises a first stage SAR sub-ADC, a residue amplifier, a second stage SAR sub-ADC and a digital error correction logic. The residue amplifier is shared between the time-interleaved paths, has a reduced gain and operates in sub-threshold to achieve power effective design.
Public/Granted literature
- US20120229313A1 ANALOG TO DIGITAL CONVERTER CIRCUIT Public/Granted day:2012-09-13
Information query
IPC分类: