发明授权
- 专利标题: Basic cell architecture for structured ASICs
- 专利标题(中): 结构化ASIC的基本单元架构
-
申请号: US13424747申请日: 2012-03-20
-
公开(公告)号: US08429586B2公开(公告)日: 2013-04-23
- 发明人: Ramnath Venkatraman , Michael N. Dillon , David A. Gardner , Carl A. Monzel, III , Subramanian Ramesh , Robert C. Armstrong , Gary S. Delp , Scott A. Peterson
- 申请人: Ramnath Venkatraman , Michael N. Dillon , David A. Gardner , Carl A. Monzel, III , Subramanian Ramesh , Robert C. Armstrong , Gary S. Delp , Scott A. Peterson
- 申请人地址: US CA San Jose
- 专利权人: LSI Corporation
- 当前专利权人: LSI Corporation
- 当前专利权人地址: US CA San Jose
- 代理机构: Luedeka Neely Group, P.C.
- 代理商 Rick Barnes
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
A basic cell circuit architecture having plurality of cells with fixed transistors configurable for the formation of logic devices and single and dual port memory devices within a structured ASIC is provided. Different configurations of ensuing integrated circuits are achieved by forming variable interconnect layers above the fixed structures. The circuit architecture can achieve interconnection of transistors within a single cell or across multiple cells. The interconnection can be configured to form basic logic gates as well as more complex digital and analog subsystems. In addition, each cell contains a layout of transistors that can be variably coupled to achieve a memory device, such as a SRAM device. By having the capability of forming a logic circuit element, a memory device, or both, the circuit architecture is both memory-centric and logic-centric, and more fully adaptable to modern-day SoCs.
公开/授权文献
- US20120175683A1 Basic Cell Architecture For Structured ASICs 公开/授权日:2012-07-12
信息查询