Basic cell architecture for structured ASICs
    1.
    发明授权
    Basic cell architecture for structured ASICs 失效
    结构化ASIC的基本单元架构

    公开(公告)号:US08429586B2

    公开(公告)日:2013-04-23

    申请号:US13424747

    申请日:2012-03-20

    IPC分类号: G06F17/50

    摘要: A basic cell circuit architecture having plurality of cells with fixed transistors configurable for the formation of logic devices and single and dual port memory devices within a structured ASIC is provided. Different configurations of ensuing integrated circuits are achieved by forming variable interconnect layers above the fixed structures. The circuit architecture can achieve interconnection of transistors within a single cell or across multiple cells. The interconnection can be configured to form basic logic gates as well as more complex digital and analog subsystems. In addition, each cell contains a layout of transistors that can be variably coupled to achieve a memory device, such as a SRAM device. By having the capability of forming a logic circuit element, a memory device, or both, the circuit architecture is both memory-centric and logic-centric, and more fully adaptable to modern-day SoCs.

    摘要翻译: 提供了具有多个可固定晶体管的单元的基本单元电路架构,其可配置用于形成逻辑器件以及结构化ASIC内的单端口和双端口存储器件。 通过在固定结构上方形成可变互连层来实现随后的集成电路的不同配置。 电路架构可以实现单个单元或多个单元内的晶体管的互连。 互连可以配置成形成基本逻辑门,以及更复杂的数字和模拟子系统。 此外,每个单元包含可以可变地耦合以实现诸如SRAM器件的存储器件的晶体管的布局。 通过具有形成逻辑电路元件,存储器件或二者的能力,电路架构既是以内存为中心的,也是以逻辑为中心的,更能适应现代的SoC。

    Basic cell architecture for structured application-specific integrated circuits
    2.
    发明授权
    Basic cell architecture for structured application-specific integrated circuits 有权
    用于结构化应用专用集成电路的基本单元架构

    公开(公告)号:US07404154B1

    公开(公告)日:2008-07-22

    申请号:US11189026

    申请日:2005-07-25

    IPC分类号: G06F17/50

    摘要: A basic cell circuit architecture having plurality of cells with fixed transistors configurable for the formation of logic devices and/or single/dual port memory devices within a structured ASIC is provided. Different configurations of ensuing integrated circuits are achieved by forming variable interconnect layers above the fixed structures. The circuit architecture can achieve interconnection of transistors within a single cell and/or across multiple cells. The interconnection can be configured to form basic logic gates as well as more complex digital and analog subsystems. In addition, each cell contains a layout of transistors that can be variably coupled to achieve a memory device, such as a SRAM device. By having the capability of forming either a logic circuit element, a memory device, or both, the circuit architecture is both memory-centric and logic-centric, and more fully adaptable to modern-day SoCs.

    摘要翻译: 提供了一种基本单元电路架构,其具有可配置用于形成结构化ASIC内的逻辑器件和/或单/双端口存储器件的固定晶体管的多个单元。 通过在固定结构上方形成可变互连层来实现随后的集成电路的不同配置。 电路架构可以实现单个电池内和/或跨多个电池的晶体管的互连。 互连可以配置成形成基本逻辑门,以及更复杂的数字和模拟子系统。 此外,每个单元包含可以可变地耦合以实现诸如SRAM器件的存储器件的晶体管的布局。 通过具有形成逻辑电路元件,存储器件或两者的能力,电路架构既是以内存为中心的,也是以逻辑为中心的,并且更完全适用于现代SoC。

    Basic cell architecture for structured application-specific integrated circuits
    3.
    发明授权
    Basic cell architecture for structured application-specific integrated circuits 失效
    用于结构化应用专用集成电路的基本单元架构

    公开(公告)号:US08166440B1

    公开(公告)日:2012-04-24

    申请号:US12139974

    申请日:2008-06-16

    IPC分类号: G06F17/50

    摘要: A basic cell circuit architecture having plurality of cells with fixed transistors configurable for the formation of logic devices and/or single/dual port memory devices within a structured ASIC is provided. Different configurations of ensuing integrated circuits are achieved by forming variable interconnect layers above the fixed structures. The circuit architecture can achieve interconnection of transistors within a single cell and/or across multiple cells. The interconnection can be configured to form basic logic gates as well as more complex digital and analog subsystems. In addition, each cell contains a layout of transistors that can be variably coupled to achieve a memory device, such as a SRAM device. By having the capability of forming either a logic circuit element, a memory device, or both, the circuit architecture is both memory-centric and logic-centric, and more fully adaptable to modern-day SoCs.

    摘要翻译: 提供了一种基本单元电路架构,其具有可配置用于形成结构化ASIC内的逻辑器件和/或单/双端口存储器件的固定晶体管的多个单元。 通过在固定结构上方形成可变互连层来实现随后的集成电路的不同配置。 电路架构可以实现单个电池内和/或跨多个电池的晶体管的互连。 互连可以配置成形成基本逻辑门,以及更复杂的数字和模拟子系统。 此外,每个单元包含可以可变地耦合以实现诸如SRAM器件的存储器件的晶体管的布局。 通过具有形成逻辑电路元件,存储器件或两者的能力,电路架构既是以内存为中心的,也是以逻辑为中心的,并且更完全适用于现代SoC。

    Basic Cell Architecture For Structured ASICs
    4.
    发明申请
    Basic Cell Architecture For Structured ASICs 失效
    结构化ASIC的基本单元架构

    公开(公告)号:US20120175683A1

    公开(公告)日:2012-07-12

    申请号:US13424747

    申请日:2012-03-20

    IPC分类号: H01L27/105

    摘要: A basic cell circuit architecture having plurality of cells with fixed transistors configurable for the formation of logic devices and single and dual port memory devices within a structured ASIC is provided. Different configurations of ensuing integrated circuits are achieved by forming variable interconnect layers above the fixed structures. The circuit architecture can achieve interconnection of transistors within a single cell or across multiple cells. The interconnection can be configured to form basic logic gates as well as more complex digital and analog subsystems. In addition, each cell contains a layout of transistors that can be variably coupled to achieve a memory device, such as a SRAM device. By having the capability of forming a logic circuit element, a memory device, or both, the circuit architecture is both memory-centric and logic-centric, and more fully adaptable to modern-day SoCs.

    摘要翻译: 提供了具有多个可固定晶体管的单元的基本单元电路架构,其可配置用于形成逻辑器件以及结构化ASIC内的单端口和双端口存储器件。 通过在固定结构上方形成可变互连层来实现随后的集成电路的不同配置。 电路架构可以实现单个单元或多个单元内的晶体管的互连。 互连可以配置成形成基本逻辑门,以及更复杂的数字和模拟子系统。 此外,每个单元包含可以可变地耦合以实现诸如SRAM器件的存储器件的晶体管的布局。 通过具有形成逻辑电路元件,存储器件或二者的能力,电路架构既是以内存为中心的,也是以逻辑为中心的,更能适应现代的SoC。