Invention Grant
US08487676B2 Device for generating clock signals for asymmetric comparison of phase errors
有权
用于产生不对称比较相位误差的时钟信号的装置
- Patent Title: Device for generating clock signals for asymmetric comparison of phase errors
- Patent Title (中): 用于产生不对称比较相位误差的时钟信号的装置
-
Application No.: US13503738Application Date: 2010-10-28
-
Publication No.: US08487676B2Publication Date: 2013-07-16
- Inventor: Eric Colinet , Dimitri Galayko , Anton Korniienko
- Applicant: Eric Colinet , Dimitri Galayko , Anton Korniienko
- Applicant Address: FR Paris FR Paris FR Paris
- Assignee: Commissariat a l'Energie Atomique et Aux Energies Alternatives,Centre National de la Recherche Scientifique,Universite Pierre et Marie Curie (Paris 6)
- Current Assignee: Commissariat a l'Energie Atomique et Aux Energies Alternatives,Centre National de la Recherche Scientifique,Universite Pierre et Marie Curie (Paris 6)
- Current Assignee Address: FR Paris FR Paris FR Paris
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: FR0957638 20091029
- International Application: PCT/EP2010/066405 WO 20101028
- International Announcement: WO2011/051407 WO 20110505
- Main IPC: H03L7/06
- IPC: H03L7/06

Abstract:
A device for generating a clock signal, including a phase-locked loop including: a controlled oscillator to deliver a clock signal; plural phase comparators to compare a phase of the clock signal delivered by the controlled oscillator with plural clock signal phases applied at an input of the phase-locked loop; a mechanism for weighted summation of output signals of the plural phase comparators such that one or more of the weighting coefficients applied to one of the output signals has an absolute value that overrides the absolute values of the other weighting coefficients applied to the other output signals; and a mechanism filtering the weighted sum of the output signals of the plural phase comparators, to deliver at an output a control signal to the controlled oscillator.
Public/Granted literature
- US20120206177A1 DEVICE FOR GENERATING CLOCK SIGNALS FOR ASYMMETRIC COMPARISON OF PHASE ERRORS Public/Granted day:2012-08-16
Information query