发明授权
US08543966B2 Test path selection and test program generation for performance testing integrated circuit chips
有权
测试路径选择和测试程序生成用于性能测试集成电路芯片
- 专利标题: Test path selection and test program generation for performance testing integrated circuit chips
- 专利标题(中): 测试路径选择和测试程序生成用于性能测试集成电路芯片
-
申请号: US13294210申请日: 2011-11-11
-
公开(公告)号: US08543966B2公开(公告)日: 2013-09-24
- 发明人: Jeanne P. Bickford , Peter A. Habitz , Vikram Iyengar , David E. Lackey , Jinjun Xiong
- 申请人: Jeanne P. Bickford , Peter A. Habitz , Vikram Iyengar , David E. Lackey , Jinjun Xiong
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理机构: Schmeiser, Olson & Watts
- 代理商 Michael LeStrange
- 主分类号: G06F11/22
- IPC分类号: G06F11/22 ; G06F17/50
摘要:
A method of test path selection and test program generation for performance testing integrated circuits. The method includes identifying clock domains having multiple data paths of an integrated circuit design having multiple clock domains; selecting, from the data paths, critical paths for each clock domain of the multiple clock domains; using a computer, for each clock domain of the multiple clock domain, selecting the sensitizable paths of the critical paths; for each clock domain of the multiple clock domain, selecting test paths from the sensitizable critical paths; and using a computer, creating a test program to performance test the test paths.
公开/授权文献
信息查询