发明授权
US08703550B2 Dual shallow trench isolation liner for preventing electrical shorts
有权
双浅沟槽隔离衬垫,用于防止电气短路
- 专利标题: Dual shallow trench isolation liner for preventing electrical shorts
- 专利标题(中): 双浅沟槽隔离衬垫,用于防止电气短路
-
申请号: US13525642申请日: 2012-06-18
-
公开(公告)号: US08703550B2公开(公告)日: 2014-04-22
- 发明人: Bruce B. Doris , Shom Ponoth , Prasanna Khare , Qing Liu , Nicolas Loubet , Maud Vinet
- 申请人: Bruce B. Doris , Shom Ponoth , Prasanna Khare , Qing Liu , Nicolas Loubet , Maud Vinet
- 申请人地址: US NY Armonk US TX Coppell FR Paris
- 专利权人: International Business Machines Corporation,STMicroelectronics, Inc.,Commissariat a l'Energie Atomique et aux Energies Alternatives
- 当前专利权人: International Business Machines Corporation,STMicroelectronics, Inc.,Commissariat a l'Energie Atomique et aux Energies Alternatives
- 当前专利权人地址: US NY Armonk US TX Coppell FR Paris
- 代理机构: Scully, Scott, Murphy & Presser, P.C.
- 代理商 Yuanmin Cai
- 主分类号: H01L21/00
- IPC分类号: H01L21/00 ; H01L21/84
摘要:
A shallow trench is formed to extend into a handle substrate of a semiconductor-on-insulator (SOI) layer. A dielectric liner stack of a dielectric metal oxide layer and a silicon nitride layer is formed in the shallow trench, followed by deposition of a shallow trench isolation fill portion. The dielectric liner stack is removed from above a top surface of a top semiconductor portion, followed by removal of a silicon nitride pad layer and an upper vertical portion of the dielectric metal oxide layer. A divot laterally surrounding a stack of a top semiconductor portion and a buried insulator portion is filled with a silicon nitride portion. Gate structures and source/drain structures are subsequently formed. The silicon nitride portion or the dielectric metal oxide layer functions as a stopping layer during formation of source/drain contact via holes, thereby preventing electrical shorts between source/drain contact via structures and the handle substrate.
公开/授权文献
信息查询
IPC分类: