Invention Grant
- Patent Title: Fractional and integer PLL architectures
- Patent Title (中): 分数和整数PLL架构
-
Application No.: US13645277Application Date: 2012-10-04
-
Publication No.: US08890624B2Publication Date: 2014-11-18
- Inventor: Shuo-Wei Chen , David Kuochieh Su
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Holland & Hart LLP
- Main IPC: H03L7/085
- IPC: H03L7/085 ; H03L7/089

Abstract:
A digital fractional PLL introduces an accumulated phase offset before the digital VCO to achieve the fractional part of the division ratio. To provide this phase offset, the digital accumulator can integrate a fractional component Δn. By forcing Δn to zero, the PLL becomes an integer-N PLL. A de-skew timing configuration can be used to remove any time mismatch between integer and fractional counters of the PLL. A digital PLL can merge the function of frequency generation (DVCO) and that of fractional frequency counting into the same circuit block by reusing various phases of the frequency output to generate a fractional frequency count. A digital integer PLL can include a comparator, wherein the feedback loop of this PLL forces the phase difference between the reference clock and feedback signals to approach zero. By changing the duty cycle of feedback signal, the frequency tracking behavior of the loop can be varied.
Public/Granted literature
- US20130027102A1 FRACTIONAL AND INTEGER PLL ARCHITECTURES Public/Granted day:2013-01-31
Information query