发明授权
- 专利标题: Method for manufacturing dual damascene wiring in semiconductor device
- 专利标题(中): 在半导体器件中制造双镶嵌线的方法
-
申请号: US13067960申请日: 2011-07-11
-
公开(公告)号: US08916466B2公开(公告)日: 2014-12-23
- 发明人: Mari Amano , Munehiro Tada , Naoya Furutake , Yoshihiro Hayashi
- 申请人: Mari Amano , Munehiro Tada , Naoya Furutake , Yoshihiro Hayashi
- 申请人地址: JP Kawasaki-Shi, Kanagawa
- 专利权人: Renesas Electronics Corporation
- 当前专利权人: Renesas Electronics Corporation
- 当前专利权人地址: JP Kawasaki-Shi, Kanagawa
- 代理机构: McGinn IP Law Group, PLLC
- 优先权: JP2004-235133 20040812
- 主分类号: H01L23/485
- IPC分类号: H01L23/485 ; H01L21/768 ; H01L23/532
摘要:
A semiconductor device includes a semiconductor substrate, an insulating film formed above the semiconductor substrate, and a multilayered wiring formed in a prescribed area within the insulating film. The multilayered wiring includes a dual damascene wiring positioned on at least one layer of the multilayered wiring. The dual damascene wiring includes an alloy having copper as a principal component. A concentration of at least one metallic element contained as an added component of the alloy in a via connected to the dual damascene wiring is 10% or more higher in a via connected to a wiring whose width exceeds by five or more times a diameter of the via than that in another via connected to another wiring of a smallest width in a same upper wiring layer of the multilayered wiring.
公开/授权文献
- US20110266678A1 Semiconductor device and method for manufacturing same 公开/授权日:2011-11-03
信息查询
IPC分类: