发明授权
US08954790B2 Fault tolerance of multi-processor system with distributed cache
有权
具有分布式缓存的多处理器系统的容错能力
- 专利标题: Fault tolerance of multi-processor system with distributed cache
- 专利标题(中): 具有分布式缓存的多处理器系统的容错能力
-
申请号: US12984500申请日: 2011-01-04
-
公开(公告)号: US08954790B2公开(公告)日: 2015-02-10
- 发明人: Thanunathan Rangarajan , Baskaran Ganesan , Binata Bhattacharayya
- 申请人: Thanunathan Rangarajan , Baskaran Ganesan , Binata Bhattacharayya
- 申请人地址: US CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Blakely, Sokoloff, Taylor & Zafman LLP
- 主分类号: G06F11/00
- IPC分类号: G06F11/00 ; G06F11/16 ; G06F12/08 ; G06F11/20
摘要:
A semiconductor chip is described having different instances of cache agent logic circuitry for respective cache slices of a distributed cache. The semiconductor chip further includes hash engine logic circuitry comprising: hash logic circuitry to determine, based on an address, that a particular one of the cache slices is to receive a request having the address, and, a first input to receive notice of a failure event for the particular cache slice. The semiconductor chip also includes first circuitry to assign the address to another cache slice of the cache slices in response to the notice.
公开/授权文献
信息查询