Invention Grant
- Patent Title: III-N material structure for gate-recessed transistors
- Patent Title (中): 用于栅极 - 凹槽晶体管的III-N材料结构
-
Application No.: US13976840Application Date: 2011-12-23
-
Publication No.: US08987091B2Publication Date: 2015-03-24
- Inventor: Han Wui Then , Marko Radosavljevic , Uday Shah , Niloy Mukherjee , Ravi Pillarisetty , Benjamin Chu-Kung , Jack T. Kavalieros , Robert S. Chau
- Applicant: Han Wui Then , Marko Radosavljevic , Uday Shah , Niloy Mukherjee , Ravi Pillarisetty , Benjamin Chu-Kung , Jack T. Kavalieros , Robert S. Chau
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Blakely, Sokoloff, Taylor & Zafman LLP
- International Application: PCT/US2011/067220 WO 20111223
- International Announcement: WO2013/095643 WO 20130627
- Main IPC: H01L21/336
- IPC: H01L21/336 ; H01L31/00 ; H01L29/423 ; H01L29/51 ; H01L29/66 ; H01L29/778 ; H01L29/40 ; H01L29/20

Abstract:
III-N transistors with recessed gates. An epitaxial stack includes a doped III-N source/drain layer and a III-N etch stop layer disposed between a the source/drain layer and a III-N channel layer. An etch process, e.g., utilizing photochemical oxidation, selectively etches the source/drain layer over the etch stop layer. A gate electrode is disposed over the etch stop layer to form a recessed-gate III-N HEMT. At least a portion of the etch stop layer may be oxidized with a gate electrode over the oxidized etch stop layer for a recessed gate III-N MOS-HEMT including a III-N oxide. A high-k dielectric may be formed over the oxidized etch stop layer with a gate electrode over the high-k dielectric to form a recessed gate III-N MOS-HEMT having a composite gate dielectric stack.
Public/Granted literature
- US20130292698A1 III-N MATERIAL STRUCTURE FOR GATE-RECESSED TRANSISTORS Public/Granted day:2013-11-07
Information query
IPC分类: