发明授权
- 专利标题: Method of manufacturing multilayer wiring substrate, and multilayer wiring substrate
- 专利标题(中): 多层布线基板的制造方法以及多层布线基板
-
申请号: US13490850申请日: 2012-06-07
-
公开(公告)号: US09006580B2公开(公告)日: 2015-04-14
- 发明人: Shinnosuke Maeda , Hajime Saiki , Satoshi Hirano
- 申请人: Shinnosuke Maeda , Hajime Saiki , Satoshi Hirano
- 申请人地址: JP Nagoya
- 专利权人: NGK Spark Plug Co., Ltd.
- 当前专利权人: NGK Spark Plug Co., Ltd.
- 当前专利权人地址: JP Nagoya
- 代理机构: Stites & Harbison PLLC
- 代理商 Jeffrey A. Haeberlin
- 优先权: JP2011-129371 20110609; JP2011-129372 20110609; JP2012-092657 20120416
- 主分类号: H05K1/03
- IPC分类号: H05K1/03 ; H05K3/02 ; H05K3/10 ; H05K3/40 ; H05K1/02 ; H01L23/498 ; H01L21/48 ; H01L23/544 ; H01L21/683 ; H05K1/11 ; H05K3/46
摘要:
Disclosed is a method of manufacturing a multilayer wiring substrate having a principal plane of the substrate and a rear plane thereof, having a structure such that a plurality of resin insulating layers and a plurality of conductor layers are laminated, and a plurality of chip component connecting terminals to which chip components are connectable are disposed on the principal plane of the substrate. This method has a feature including a plating layer forming process in which product plating layers which provide the plurality of chip component connecting terminals and a dummy plating layer on the surrounding of the product plating layers are formed on the surface of an exposed outermost resin insulating layer at the principal plane of the substrate. This method permits a thickness dispersion of the chip component connecting terminals to be suppressed and permits a connection reliability thereof to the chip components to be increased.
公开/授权文献
信息查询