Invention Grant
US09006907B2 Distributed on-chip decoupling apparatus and method using package interconnect
有权
分布式片上去耦装置和使用封装互连的方法
- Patent Title: Distributed on-chip decoupling apparatus and method using package interconnect
- Patent Title (中): 分布式片上去耦装置和使用封装互连的方法
-
Application No.: US13903323Application Date: 2013-05-28
-
Publication No.: US09006907B2Publication Date: 2015-04-14
- Inventor: David Secker , Ling Yang , Chanh Tran , Ying Ji
- Applicant: Rambus Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: Rambus Inc.
- Current Assignee: Rambus Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Peninsula Patent Group
- Agent Lance M. Kreisman
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L21/768 ; H01L23/528 ; H01L25/18 ; H01L23/522 ; H01L23/498

Abstract:
An integrated circuit device is disclosed. The integrated circuit device includes a semiconductor die fabricated by a front-end semiconductor process and having oppositely disposed planar surfaces. The semiconductor die is formed with semiconductor devices, power supply circuitry coupled to the semiconductor devices, decoupling capacitance circuitry, and through-vias. The through-vias include a first group of vias coupled to the power supply circuitry and a second group of vias coupled to the decoupling capacitance circuitry. Conductors are formed in a first metal layer disposed on the semiconductor die in accordance with a back-end semiconductor process. The conductors are configured to couple to the first and second groups of through-vias to establish conductive paths from the power supply circuitry to the decoupling capacitance circuitry.
Public/Granted literature
- US20130320560A1 DISTRIBUTED ON-CHIP DECOUPLING APPARATUS AND METHOD USING PACKAGE INTERCONNECT Public/Granted day:2013-12-05
Information query
IPC分类: