Invention Grant
- Patent Title: Low speed access to DRAM
-
Application No.: US14132703Application Date: 2013-12-18
-
Publication No.: US09036718B2Publication Date: 2015-05-19
- Inventor: David J. Zimmerman , Michael W. Williams
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- Main IPC: H04B3/00
- IPC: H04B3/00 ; H04L25/00 ; G06F13/28 ; G11C5/06 ; G11C7/10 ; G11C11/4076 ; G11C11/4096

Abstract:
Embodiments provide access to a memory over a high speed serial link at slower speeds than the high speed serial links regular operation. An embodiment may comprise a memory apparatus with a differential receiver coupled to a protocol recognition circuit, a low speed receiving circuit that has a first receiver coupled with a first input of the differential receiver and a second receiver coupled with a second input of the differential receiver, wherein the low speed receiving circuit is coupled with the protocol recognition circuit, allowing the first and second receivers to access the protocol recognition block at a different frequency than the differential receiver.
Public/Granted literature
- US20140108696A1 LOW SPEED ACCESS TO DRAM Public/Granted day:2014-04-17
Information query