Invention Grant
- Patent Title: Adaptive interface for coupling FPGA modules
- Patent Title (中): 用于耦合FPGA模块的自适应接口
-
Application No.: US14275284Application Date: 2014-05-12
-
Publication No.: US09160338B2Publication Date: 2015-10-13
- Inventor: Dirk Hasse , Robert Polnau
- Applicant: dSPACE digital signal processing and control engineering GmbH
- Applicant Address: DE Paderborn
- Assignee: dSPACE digital signal processing and control engineering GmbH
- Current Assignee: dSPACE digital signal processing and control engineering GmbH
- Current Assignee Address: DE Paderborn
- Agency: Muncy, Geissler, Olds & Lowe, P.C.
- Priority: EP13167208 20130510
- Main IPC: H03K19/173
- IPC: H03K19/173 ; H03K19/177 ; G06F7/38 ; H03K19/0175 ; G06F13/42

Abstract:
A method for implementing an adaptive interface between at least one FPGA with at least one FPGA application and at least one I/O module, which are designed as the corresponding sender side or receiver side, for connection to the FPGA, whereby a serial interface is formed between the at least one FPGA and the at least one I/O module, comprising the steps of configuring a maximum number of registers to be transmitted for each FPGA application, configuring a shared, fixed register width for all registers, setting an enable signal on the sender side for the registers to be transmitted out of the maximum number of registers to be transmitted, transmitting the enable signal from the sender side to the receiver side, and transmitting the registers, for which the enable signal is set, from the sender side to the receiver side.
Public/Granted literature
- US20140333344A1 ADAPTIVE INTERFACE FOR COUPLING FPGA MODULES Public/Granted day:2014-11-13
Information query
IPC分类: