Invention Grant
- Patent Title: Resistive memory device including compensation resistive device and method of compensating resistance distribution
- Patent Title (中): 电阻式存储器件包括补偿电阻器件和补偿电阻分配方法
-
Application No.: US14047537Application Date: 2013-10-07
-
Publication No.: US09165646B2Publication Date: 2015-10-20
- Inventor: Jae-Kyu Lee
- Applicant: Jae-Kyu Lee
- Applicant Address: KR Suwon-si, Gyeonggi-do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si, Gyeonggi-do
- Agency: Volentine & Whitt, PLLC
- Priority: KR10-2012-0111519 20121008
- Main IPC: G11C11/15
- IPC: G11C11/15 ; G11C13/00 ; G11C11/16 ; G11C5/04 ; G11C11/00 ; G11C16/04

Abstract:
A resistive memory device includes a memory cell array, an input/output (I/O) sense amplifier unit, an address input buffer, a row decoder, and a column decoder. The memory cell array includes unit memory cells, and operates in response to a word line driving signal and a column selecting signal, each unit memory cell includes a resistive device and a compensation resistive device. The I/O sense amplifier unit amplifies data output from the memory cell array to generate first data, and transfers input data to the memory cell array. The address input buffer generates a row address signal and a column address signal based on an external address. The row decoder decodes the row address signal and generates the word line driving signal based on the decoded row address signal. The column decoder decodes the column address signal and generates the column selecting signal based on the decoded column address signal.
Public/Granted literature
Information query