Invention Grant
- Patent Title: Dynamic optimization of pipelined software
- Patent Title (中): 流水线软件的动态优化
-
Application No.: US14126463Application Date: 2013-05-30
-
Publication No.: US09170792B2Publication Date: 2015-10-27
- Inventor: Hyunchul Park , Hongbo Rong , Youfeng Wu
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Trop, Pruner & Hu, P.C.
- International Application: PCT/US2013/043296 WO 20130530
- International Announcement: WO2014/193381 WO 20141204
- Main IPC: G06F9/45
- IPC: G06F9/45

Abstract:
In an embodiment, a system includes a processor including at least one core to execute operations of a loop that includes S stages. The system also includes stage insertion means for adding a delay stage to the loop to increase a lifetime of a corresponding register associated with a first variable of the loop and to delay storage of contents of the register. The system also includes a dynamic random access memory (DRAM). Other embodiments are described and claimed.
Public/Granted literature
- US20140359591A1 DYNAMIC OPTIMIZATION OF PIPELINED SOFTWARE Public/Granted day:2014-12-04
Information query