Invention Grant
- Patent Title: RC extraction for single patterning spacer technique
-
Application No.: US13867154Application Date: 2013-04-22
-
Publication No.: US09262558B2Publication Date: 2016-02-16
- Inventor: Cheng-I Huang , Hsiao-Shu Chao , Yi-kan Cheng
- Applicant: Taiwan Semiconductor Manufacturing Co., ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Duane Morris LLP
- Agent Steven E. Koffs
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G03F1/36 ; G03F1/38 ; H01L27/02

Abstract:
A method includes performing a place and route operation using an electronic design automation tool to generate a preliminary layout for a photomask to be used to form a circuit pattern of a semiconductor device. The place and route operation is constrained by a plurality of single patterning spacer technique (SPST) routing rules. Dummy conductive fill patterns are emulated within the EDA tool using an RC extraction tool to predict locations and sizes of dummy conductive fill patterns to be added to the preliminary layout of the photomask. An RC timing analysis of the circuit pattern is performed within the EDA tool, based on the preliminary layout and the emulated dummy conductive fill patterns.
Public/Granted literature
- US20130239070A1 RC EXTRACTION FOR SINGLE PATTERNING SPACER TECHNIQUE Public/Granted day:2013-09-12
Information query