Invention Grant
- Patent Title: Wafer stress control with backside patterning
- Patent Title (中): 晶圆应力控制与背面图案化
-
Application No.: US14306598Application Date: 2014-06-17
-
Publication No.: US09269607B2Publication Date: 2016-02-23
- Inventor: Edward Engbrecht , Donghun Kang , Rishikesh Krishnan , Oh-jung Kwon , Karen A. Nummy
- Applicant: GLOBALFOUNDRIES Inc.
- Applicant Address: KY Grand Cayman
- Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee Address: KY Grand Cayman
- Agency: Heslin Rothenberg Farley & Mesiti P.C.
- Main IPC: H01L21/30
- IPC: H01L21/30 ; H01L21/762 ; H01L21/308 ; H01L21/321 ; H01L29/06 ; H01L21/66

Abstract:
Embodiments of the present invention provide structures and methods for controlling stress in semiconductor wafers during fabrication. Features such as deep trenches (DTs) used in circuit elements such as trench capacitors impart stress on a wafer that is proportional to the surface area of the DTs. In embodiments, a corresponding pattern of dummy (non-functional) DTs is formed on the back side of the wafer to counteract the electrically functional DTs formed on the front side of a wafer. In some embodiments, the corresponding pattern on the back side is a mirror pattern that matches the functional (front side) pattern in size, placement, and number. By creating the minor pattern on both sides of the wafer, the stresses on the front and back of the wafer are in balance. This helps reduce topography issues such as warping that can cause problems during wafer fabrication.
Public/Granted literature
- US20150364362A1 WAFER STRESS CONTROL WITH BACKSIDE PATTERNING Public/Granted day:2015-12-17
Information query
IPC分类: