Invention Grant
US09305131B2 Method for flip chip packaging co-design 有权
倒装芯片封装方法合作设计

  • Patent Title: Method for flip chip packaging co-design
  • Patent Title (中): 倒装芯片封装方法合作设计
  • Application No.: US14535328
    Application Date: 2014-11-07
  • Publication No.: US09305131B2
    Publication Date: 2016-04-05
  • Inventor: Jia-Wei FangShen-Yu Huang
  • Applicant: MEDIATEK INC.
  • Applicant Address: TW Science-Based Industrial Park, Hsin-Chu
  • Assignee: MEDIATEK INC.
  • Current Assignee: MEDIATEK INC.
  • Current Assignee Address: TW Science-Based Industrial Park, Hsin-Chu
  • Agent Winston Hsu; Scott Margo
  • Main IPC: G06F17/50
  • IPC: G06F17/50
Method for flip chip packaging co-design
Abstract:
The present invention provides a method for flip chip packaging co-design. The method comprises steps of: providing an I/O pad information of a chip and a connection information of a PCB; performing a first I/O pad placement according to the I/O pad information of the chip and the connection information of the PCB; utilizing a RDL routing analysis device to perform a bump pad pitch analysis for the first I/O pad placement of the chip to generate a bump pad pitch analysis result; performing a bump pad planning for a package according to the bump pad pitch analysis result to generate a bump pad planning result; and performing a second I/O pad placement for the chip according to the bump pad planning result to generate an I/O pad placement result.
Public/Granted literature
Information query
Patent Agency Ranking
0/0