Invention Grant
US09319045B1 Method and apparatus for reducing gate leakage of low threshold transistors during low power mode in a multi-power-domain chip
有权
用于在多功率域芯片中的低功率模式期间降低低阈值晶体管的栅极泄漏的方法和装置
- Patent Title: Method and apparatus for reducing gate leakage of low threshold transistors during low power mode in a multi-power-domain chip
- Patent Title (中): 用于在多功率域芯片中的低功率模式期间降低低阈值晶体管的栅极泄漏的方法和装置
-
Application No.: US14584511Application Date: 2014-12-29
-
Publication No.: US09319045B1Publication Date: 2016-04-19
- Inventor: Sudesh Chandra Srivastava , Vivek Singhal
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Ronald O. Neerings; Frank D. Cimino
- Main IPC: H03K19/003
- IPC: H03K19/003 ; H03K19/00

Abstract:
A circuit for reducing gate leakage current in a switchable power domain of a CMOS (complementary metal oxide semiconductor) integrated circuit chip includes a first transistor having a drain electrode coupled to a first terminal of a power switch having a second terminal coupled to a first reference voltage, the first transistor having a gate electrode, a body electrode, and a source electrode. The source electrode and body electrodes are coupled to a second reference voltage. The first transistor has a relatively high first gate leakage current that flows from its gate electrode to its body electrode if the power switch is open and a voltage of the gate electrode of the first transistor representing a first logic level exceeds a voltage of the body electrode by more than a first predetermined amount. A first circuit produces a relatively low voltage on the gate electrode of the first transistor representing a second logic level to substantially reduce the first gate leakage current when reduced power consumption of the chip is needed.
Information query