- 专利标题: Multi-chip package and memory system
-
申请号: US14590626申请日: 2015-01-06
-
公开(公告)号: US09355685B2公开(公告)日: 2016-05-31
- 发明人: Naoki Matsunaga
- 申请人: KABUSHIKI KAISHA TOSHIBA
- 申请人地址: JP Tokyo
- 专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人地址: JP Tokyo
- 代理机构: Patterson & Sheridan, LLP
- 优先权: JP2012-067031 20120323
- 主分类号: G11C5/06
- IPC分类号: G11C5/06 ; G11C8/12 ; G11C5/02 ; G11C7/10
摘要:
A multi-chip package includes a first group of memory chips that includes a first memory chip and a second memory chip, a second group of memory chips that includes at least one memory chip, a first internal wiring system that couples the first memory chip and the second memory chip to a first terminal configured to receive a chip-enable signal, a second internal wiring system that couples the at least one memory chip to a second terminal configured to receive the chip-enable signal. The first memory chip and the second memory chip each include a chip address memory region configured to store an address associated with the memory chip, and an address rewrite module configured to rewrite the address associated with the memory chip and stored in the chip address memory region in response to an external operation.
公开/授权文献
- US20150117080A1 MULTI-CHIP PACKAGE AND MEMORY SYSTEM 公开/授权日:2015-04-30
信息查询