Invention Grant
- Patent Title: Semiconductor device
- Patent Title (中): 半导体器件
-
Application No.: US14750242Application Date: 2015-06-25
-
Publication No.: US09362931B2Publication Date: 2016-06-07
- Inventor: Takaya Yamamoto , Hideo Nakane , Keisuke Kimura , Yuichi Okuda , Takashi Oshima
- Applicant: Renesas Electronics Corporation
- Applicant Address: JP Tokyo
- Assignee: RENESAS ELECTRONICS CORPORATION
- Current Assignee: RENESAS ELECTRONICS CORPORATION
- Current Assignee Address: JP Tokyo
- Agency: Mattingly & Malur, P.C.
- Priority: JP2014-132263 20140627
- Main IPC: H03M1/12
- IPC: H03M1/12 ; H03M1/00 ; H03M1/06 ; H03M1/46 ; H03M1/10

Abstract:
There is provided a semiconductor device using low electric power and a small area which can realize highly accurate calibration. The semiconductor device according to the embodiment includes an A/D conversion unit, and a hold signal generating circuit which is coupled to an input side of the A/D conversion unit, and has a hold period not less than two cycles of the A/D conversion unit. The hold signal generating circuit includes: an SC integrator including an input buffer coupled to the input side of the A/D conversion unit, and feedback capacitor coupled to an input and an output of the input buffer; and a logic circuit which compares an output signal of plural bits outputted from the A/D conversion unit with a first and a second threshold values, and outputs a control signal which controls polarity of the SC integrator according to a comparison result.
Public/Granted literature
- US20150381192A1 SEMICONDUCTOR DEVICE Public/Granted day:2015-12-31
Information query