Invention Grant
US09368342B2 Defect-free relaxed covering layer on semiconductor substrate with lattice mismatch
有权
具有晶格失配的半导体衬底上的无缺陷的松弛覆盖层
- Patent Title: Defect-free relaxed covering layer on semiconductor substrate with lattice mismatch
- Patent Title (中): 具有晶格失配的半导体衬底上的无缺陷的松弛覆盖层
-
Application No.: US14252447Application Date: 2014-04-14
-
Publication No.: US09368342B2Publication Date: 2016-06-14
- Inventor: Haigou Huang , Huang Liu , Jin Ping Liu
- Applicant: GLOBALFOUNDRIES Inc.
- Applicant Address: KY Grand Cayman
- Assignee: GLOBALFOUNDRIES INC.
- Current Assignee: GLOBALFOUNDRIES INC.
- Current Assignee Address: KY Grand Cayman
- Agency: Heslin Rothenberg Farley & Mesiti P.C.
- Agent Wayne F. Reinke, Esq.
- Main IPC: H01L21/02
- IPC: H01L21/02 ; H01L21/311 ; H01L21/306

Abstract:
A defect-free, relaxed semiconductor covering layer (e.g., epitaxial SiGe) over a semiconductor substrate (e.g., Si) is provided having a strain relaxation degree above about 80% and a non-zero threading dislocation density of less than about 100/cm2. A lattice mismatch exists between the substrate and the covering layer. The covering layer also has a non-zero thickness that may be less than about 0.5 microns. The strain relaxation degree and threading dislocation are achieved by exposing defects at or near a surface of an initial semiconductor layer on the substrate (i.e., exposing defects via selective etch and filling-in any voids created), planarizing the filled-in surface, and creating the covering layer (e.g., growing epitaxy) on the planarized, filled-in surface, which is also planarized.
Public/Granted literature
- US20150295047A1 DEFECT-FREE RELAXED COVERING LAYER ON SEMICONDUCTOR SUBSTRATE WITH LATTICE MISMATCH Public/Granted day:2015-10-15
Information query
IPC分类: