Invention Grant
US09431549B2 Nonvolatile charge trap memory device having a high dielectric constant blocking region
有权
具有高介电常数阻挡区域的非易失性电荷陷阱存储器件
- Patent Title: Nonvolatile charge trap memory device having a high dielectric constant blocking region
- Patent Title (中): 具有高介电常数阻挡区域的非易失性电荷陷阱存储器件
-
Application No.: US13436875Application Date: 2012-03-31
-
Publication No.: US09431549B2Publication Date: 2016-08-30
- Inventor: Igor Polishchuk , Sagy Levy , Krishnaswamy Ramkumar
- Applicant: Igor Polishchuk , Sagy Levy , Krishnaswamy Ramkumar
- Applicant Address: US CA San Jose
- Assignee: Cypress Semiconductor Corporation
- Current Assignee: Cypress Semiconductor Corporation
- Current Assignee Address: US CA San Jose
- Main IPC: H01L29/792
- IPC: H01L29/792 ; B82Y10/00 ; H01L21/28 ; H01L29/51 ; H01L29/66 ; H01L27/115

Abstract:
An embodiment of a nonvolatile charge trap memory device is described. In one embodiment, the device comprises a channel comprising silicon overlying a surface on a substrate electrically connecting a first diffusion region and a second diffusion region of the memory device, and a gate stack intersecting and overlying at least a portion of the channel, the gate stack comprising a tunnel oxide abutting the channel, a split charge-trapping region abutting the tunnel oxide, and a multi-layer blocking dielectric abutting the split charge-trapping region. The split charge-trapping region includes a first charge-trapping layer comprising a nitride closer to the tunnel oxide, and a second charge-trapping layer comprising a nitride overlying the first charge-trapping layer. The multi-layer blocking dielectric comprises at least a high-K dielectric layer.
Public/Granted literature
- US20130175604A1 NONVOLATILE CHARGE TRAP MEMORY DEVICE HAVING A HIGH DIELECTRIC CONSTANT BLOCKING REGION Public/Granted day:2013-07-11
Information query
IPC分类: