Invention Grant
- Patent Title: Semiconductor device having a chip mounting portion on which a separated plated layer is disposed
- Patent Title (中): 具有设置有分离镀层的芯片安装部的半导体装置
-
Application No.: US13764336Application Date: 2013-02-11
-
Publication No.: US09478483B2Publication Date: 2016-10-25
- Inventor: Yukihiro Sato , Tomoaki Uno
- Applicant: RENESAS ELECTRONICS CORPORATION
- Applicant Address: JP Tokyo
- Assignee: RENESAS ELECTRONICS CORPORATION
- Current Assignee: RENESAS ELECTRONICS CORPORATION
- Current Assignee Address: JP Tokyo
- Agency: Mattingly & Malur, PC
- Priority: JP2008-231978 20080910
- Main IPC: H01L23/492
- IPC: H01L23/492 ; H01L23/495 ; H01L23/00 ; H01L23/31 ; H02M7/00

Abstract:
The reliability of a semiconductor device is improved. A package of a semiconductor device internally includes a first semiconductor chip and a second semiconductor chip in which power MOS•FETs are formed and a third semiconductor chip in which a control circuit controlling the first and second semiconductor chips is formed. The first to third semiconductor chips are mounted on die pads respectively. Source electrode bonding pads of the first semiconductor chip on a high side are electrically connected with a first die pad of the die pads via a metal plate. On a top surface of the die pad 7D2, a plated layer formed in a region where the second semiconductor chip is mounted, and another plated layer formed in a region where the metal plate is joined are provided and the plated layers are separated each other with a region where no plated layer is formed in between.
Public/Granted literature
- US20130147064A1 SEMICONDUCTOR DEVICE Public/Granted day:2013-06-13
Information query
IPC分类: