Invention Grant
US09548333B2 MRAM integration with low-K inter-metal dielectric for reduced parasitic capacitance
有权
MRAM与低K金属间电介质集成,以减少寄生电容
- Patent Title: MRAM integration with low-K inter-metal dielectric for reduced parasitic capacitance
- Patent Title (中): MRAM与低K金属间电介质集成,以减少寄生电容
-
Application No.: US14496525Application Date: 2014-09-25
-
Publication No.: US09548333B2Publication Date: 2017-01-17
- Inventor: Yu Lu , Xia Li , Seung Hyuk Kang
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Muncy, Geissler, Olds & Lowe, P.C.
- Main IPC: H01L27/22
- IPC: H01L27/22 ; H01L21/768 ; H01L23/522 ; H01L23/528 ; H01L45/02 ; H01L45/00 ; H01L43/08 ; H01L43/12

Abstract:
Systems and methods of integration of resistive memory elements with logic elements in advanced nodes with improved mechanical stability and reduced parasitic capacitance include a resistive memory element and a logic element formed in a common integration layer extending between a bottom cap layer and a top cap layer. At least a first intermetal dielectric (IMD) layer of high-K value is formed in the common integration layer and surrounding at least the resistive memory element, to provide high rigidity and mechanical stability. A second IMD layer of low-K value to reduce parasitic capacitance of the logic element is formed in either the common integration layer, a top layer above the top cap layer or an intermediate layer in between the top and bottom cap layers. Air gaps may be formed in one or more IMD layers to further reduce capacitance.
Public/Granted literature
- US20160093668A1 MRAM INTEGRATION WITH LOW-K INTER-METAL DIELECTRIC FOR REDUCED PARASITIC CAPACITANCE Public/Granted day:2016-03-31
Information query
IPC分类: