Invention Grant
US09577065B2 Back-end transistors with highly doped low-temperature contacts 有权
具有高掺杂低温触点的后端晶体管

Back-end transistors with highly doped low-temperature contacts
Abstract:
A back end of line device and method for fabricating a transistor device include a substrate having an insulating layer formed thereon and a channel layer formed on the insulating layer. A gate structure is formed on the channel layer. Dopants are implanted into an upper portion of the channel layer on opposite sides of the gate structure to form shallow source and drain regions using a low temperature implantation process. An epitaxial layer is selectively grown on the shallow source and drain regions to form raised regions above the channel layer and against the gate structure using a low temperature plasma enhanced chemical vapor deposition process, wherein low temperature is less than about 400 degrees Celsius.
Public/Granted literature
Information query
Patent Agency Ranking
0/0