- 专利标题: Method and apparatus for minimizing within-die variations in performance parameters of a processor
-
申请号: US15064146申请日: 2016-03-08
-
公开(公告)号: US09614692B2公开(公告)日: 2017-04-04
- 发明人: Luke A. Johnson , Adhiveeraraghavan Srikanth , Wenjun Yun
- 申请人: Intel Corporation
- 申请人地址: US CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Green, Howard & Mughal LLP
- 主分类号: H03F3/45
- IPC分类号: H03F3/45 ; H04L25/02 ; G06F13/12 ; G05F1/10 ; G06F13/42 ; G06F13/10 ; G06F3/06 ; G06F13/14
摘要:
Described herein are a method and an apparatus for minimizing within-die variations in performance parameters of a processor. The apparatus comprising: a reference generator to generate an adjustable compensated reference signal; a bias generator to generate a bias signal based on the adjustable compensated reference signal; a transmitter coupled with the bias generator to transmit an output signal; and a feedback mechanism to sample the output signal from the transmitter and to provide the sampled output signal to the bias generator.
公开/授权文献
信息查询