Invention Grant
- Patent Title: Self-repair logic for stacked memory architecture
-
Application No.: US14813010Application Date: 2015-07-29
-
Publication No.: US09646720B2Publication Date: 2017-05-09
- Inventor: Joon-Sung Yang , Darshan Kobla , Liwei Ju , David Zimmerman
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Blakely, Sokoloff, Taylor & Zafman LLP
- Main IPC: G11C7/00
- IPC: G11C7/00 ; G11C29/00 ; G11C29/02 ; G11C29/44 ; G11C29/04 ; H01L21/66 ; H01L25/065 ; H01L23/48

Abstract:
Self-repair logic for stacked memory architecture. An embodiment of a memory device includes a memory stack having one or more memory die elements, including a first memory die element, and a system element coupled with the memory stack. The first memory die element includes multiple through silicon vias (TSVs), the TSVs including data TSVs and one or more spare TSVs, and self-repair logic to repair operation of a defective TSV of the plurality of data TSVs, the repair of operation of the defective TSV including utilization of the one or more spare TSVs.
Public/Granted literature
- US20160055922A1 SELF-REPAIR LOGIC FOR STACKED MEMORY ARCHITECTURE Public/Granted day:2016-02-25
Information query