Invention Grant
- Patent Title: Method of CMOS manufacturing utilizing multi-layer epitaxial hardmask films for improved epi profile
-
Application No.: US14746106Application Date: 2015-06-22
-
Publication No.: US09659825B2Publication Date: 2017-05-23
- Inventor: Deborah Jean Riley , Seung-Chul Song
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Jacqueline J. Garner; Charles A. Brill; Frank D. Cimino
- Main IPC: H01L21/8238
- IPC: H01L21/8238

Abstract:
An integrated circuit containing PMOS transistors may be formed by forming a dual layer hard mask. A first layer of the hard mask is halogen-containing silicon nitride formed using a halogenated silane reagent. A second layer of the hard mask is silicon nitride formed on the first layer using halogen-free reagents. After source/drain cavities are etched in the PMOS transistors, a pre-epitaxial bake with hydrogen is performed. After SiGe epitaxial source/drain regions are formed, the hard mask is removed.
Public/Granted literature
- US20150287647A1 METHOD OF CMOS MANUFACTURING UTILIZING MULTI-LAYER EPITAXIAL HARDMASK FILMS FOR IMPROVED EPI PROFILE Public/Granted day:2015-10-08
Information query
IPC分类: