Invention Grant
- Patent Title: Semiconductor device and method of forming cavity adjacent to sensitive region of semiconductor die using wafer-level underfill material
-
Application No.: US14021206Application Date: 2013-09-09
-
Publication No.: US09679881B2Publication Date: 2017-06-13
- Inventor: Reza A. Pagaila , Byung Tai Do , Linda Pei Ee Chua
- Applicant: STATS ChipPAC, Ltd.
- Applicant Address: SG Singapore
- Assignee: STATS ChipPAC Pte. Ltd.
- Current Assignee: STATS ChipPAC Pte. Ltd.
- Current Assignee Address: SG Singapore
- Agency: Patent Law Group: Atkins and Associates, P.C.
- Agent Robert D. Atkins
- Main IPC: H01L23/31
- IPC: H01L23/31 ; H01L25/00 ; H01L25/065 ; H01L21/56 ; H01L23/66 ; H01L23/00

Abstract:
A semiconductor wafer has a plurality of first semiconductor die with a stress sensitive region. A masking layer or screen is disposed over the stress sensitive region. An underfill material is deposited over the wafer. The masking layer or screen prevents formation of the underfill material adjacent to the sensitive region. The masking layer or screen is removed leaving a cavity in the underfill material adjacent to the sensitive region. The semiconductor wafer is singulated into the first die. The first die can be mounted to a build-up interconnect structure or to a second semiconductor die with the cavity separating the sensitive region and build-up interconnect structure or second die. A bond wire is formed between the first and second die and an encapsulant is deposited over the first and second die and bond wire. A conductive via can be formed through the first or second die.
Public/Granted literature
Information query
IPC分类: