Invention Grant
- Patent Title: Fractional dividing module and related calibration method
-
Application No.: US14922203Application Date: 2015-10-26
-
Publication No.: US09685966B2Publication Date: 2017-06-20
- Inventor: Pang-Ning Chen , Yu-Li Hsueh , Jian-Yu Ding
- Applicant: MEDIATEK INC.
- Applicant Address: TW Hsin-Chu
- Assignee: MEDIATEK INC.
- Current Assignee: MEDIATEK INC.
- Current Assignee Address: TW Hsin-Chu
- Agent Winston Hsu; Scott Margo
- Main IPC: H03L7/197
- IPC: H03L7/197 ; H03L7/081 ; H03K21/02 ; H03K23/42

Abstract:
A fractional dividing module includes an output clock generating circuit, for receiving an input clock signal and generating an output clock signal according to a first control signal, comprising a first delay unit, for delaying the input clock signal to generate a delayed input clock signal; and a selecting unit, for selecting one of the input clock signal and the delayed input clock signal to generate the output clock signal according to the first control signal; and a control circuit, for dividing the output clock signal to generate the first control signal according to a dividing control signal, wherein the dividing control is adjusted to control a frequency ratio between the output clock signal and the input clock signal.
Public/Granted literature
- US20160156364A1 Fractional Dividing Module and Related Calibration Method Public/Granted day:2016-06-02
Information query
IPC分类: