Invention Grant
- Patent Title: Redundancy schemes for memory
-
Application No.: US15188876Application Date: 2016-06-21
-
Publication No.: US09711243B1Publication Date: 2017-07-18
- Inventor: Vivek Nautiyal , Fakhruddin Ali Bohra , Satinderjit Singh , Jitendra Dasani , Shri Sagar Dwivedi
- Applicant: ARM Limited
- Applicant Address: GB Cambridge
- Assignee: ARM Limited
- Current Assignee: ARM Limited
- Current Assignee Address: GB Cambridge
- Agency: Pramudji Law Group PLLC
- Agent Ari Pramudji
- Main IPC: G11C11/00
- IPC: G11C11/00 ; G11C29/00 ; G11C11/412 ; G11C11/417

Abstract:
Various implementations described herein are directed to an integrated circuit. The integrated circuit may include a first memory cell array disposed in a first area of the integrated circuit. The first memory cell array includes first memory cells. The integrated circuit may include a second memory cell array disposed in a second area of the integrated circuit that is different than the first area. The second memory cell array includes redundant memory cells that are separate from the first memory cells.
Information query