Invention Grant
- Patent Title: Three dimensional resistive memory architectures
-
Application No.: US15031813Application Date: 2013-10-31
-
Publication No.: US09792980B2Publication Date: 2017-10-17
- Inventor: Frederick Perner , Kwangmyoung Rho , Jeong Hwan Kim , Sangmin Hwang , Jinwon Park , Jae Yun Yi , Jae Yeon Lee , Sung Won Chung
- Applicant: Hewlett Packard Enterprise Development LP
- Applicant Address: US TX Houston
- Assignee: Hewlett Packard Enterprise Development LP
- Current Assignee: Hewlett Packard Enterprise Development LP
- Current Assignee Address: US TX Houston
- Agent Fabian VanCott
- International Application: PCT/US2013/067823 WO 20131031
- International Announcement: WO2015/065443 WO 20150507
- Main IPC: G11C8/10
- IPC: G11C8/10 ; G11C13/00 ; H01L45/00 ; H01L27/24

Abstract:
In one example, a three dimensional resistive memory architecture includes adjacent memory tiles with each tile including a multilevel resistive crossbar array and at least one decoder. The multilevel crossbar array includes layers of row crossbars, layers of column crossbars, and layers of resistive memory elements interposed between cross points of the row crossbars and the column crossbars, in which at least one layer of crossbars extends from a first tile through an adjacent tile and is used to address resistive memory elements in the adjacent tile. The at least one decoder underlies the multilevel resistive crossbar array and includes an address matrix comprising digital lines and analog lines, in which the digital lines select which crossbars are connected to the analog lines.
Public/Granted literature
- US20160247565A1 THREE DIMENSIONAL RESISTIVE MEMORY ARCHITECTURES Public/Granted day:2016-08-25
Information query