Invention Grant
- Patent Title: Chip package and manufacturing method thereof
-
Application No.: US15091122Application Date: 2016-04-05
-
Publication No.: US09793234B2Publication Date: 2017-10-17
- Inventor: Yen-Shih Ho , Shu-Ming Chang , Hsing-Lung Shen
- Applicant: XINTEC INC.
- Applicant Address: TW Taoyuan
- Assignee: XINTEC INC.
- Current Assignee: XINTEC INC.
- Current Assignee Address: TW Taoyuan
- Agency: Liu & Liu
- Main IPC: H01L23/00
- IPC: H01L23/00 ; H01L25/16 ; H01L23/31 ; H01L21/48 ; H01L23/14 ; H01L23/498

Abstract:
A chip package includes a first chip and a second chip. The first chip includes a first substrate having a first surface and a second surface opposite to the first surface, a first passive element on the first surface, and a first protection layer covering the first passive element, which the first protection layer has a third surface opposite to the first surface. First and second conductive pad structures are disposed in the first protection layer and electrically connected to the first passive element. The second chip is disposed on the third surface, which the second chip includes an active element and a second passive element electrically connected to the active element. The active element is electrically connected to the first conductive pad structure.
Public/Granted literature
- US20160315061A1 CHIP PACKAGE AND MANUFACTURING METHOD THEREOF Public/Granted day:2016-10-27
Information query
IPC分类: