Invention Grant
- Patent Title: Scalable package architecture and associated techniques and configurations
-
Application No.: US14654814Application Date: 2014-07-11
-
Publication No.: US09793244B2Publication Date: 2017-10-17
- Inventor: Sanka Ganesan , Bassam Ziadeh , Nitesh Nimkar
- Applicant: INTEL CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- International Application: PCT/US2014/046417 WO 20140711
- International Announcement: WO2016/007176 WO 20160114
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L23/52 ; H01L29/40 ; H01L21/00 ; H01L25/065 ; H01L25/03 ; H01L25/10 ; H01L23/29 ; H01L25/00 ; H01L23/00

Abstract:
Embodiments of the present disclosure describe scalable package architecture of an integrated circuit (IC) assembly and associated techniques and configurations. In one embodiment, an integrated circuit (IC) assembly includes a package substrate having a first side and a second side disposed opposite to the first side, a first die having an active side coupled with the first side of the package substrate and an inactive side disposed opposite to the active side, the first die having one or more through-silicon vias (TSVs) configured to route electrical signals between the first die and a second die, and a mold compound disposed on the first side of the package substrate, wherein the mold compound is in direct contact with a sidewall of the first die between the active side and the inactive side and wherein a distance between the first side and a terminating edge of the mold compound that is farthest from the first side is equal to or less than a distance between the inactive side of the first die and the first side. Other embodiments may be described and/or claimed.
Public/Granted literature
- US20160260690A1 SCALABLE PACKAGE ARCHITECTURE AND ASSOCIATED TECHNIQUES AND CONFIGURATIONS Public/Granted day:2016-09-08
Information query
IPC分类: