Invention Grant
- Patent Title: CMOS fabrication
-
Application No.: US14942693Application Date: 2015-11-16
-
Publication No.: US09852953B2Publication Date: 2017-12-26
- Inventor: Suraj Mathew
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Wells St. John P.S.
- Main IPC: H01L21/8238
- IPC: H01L21/8238 ; H01L29/66 ; H01L29/78 ; H01L21/265 ; H01L21/266 ; H01L27/092

Abstract:
A method of manufacturing a memory device includes an nMOS region and a pMOS region in a substrate. A first gate is defined within the nMOS region, and a second gate is defined in the pMOS region. Disposable spacers are simultaneously defined about the first and second gates. The nMOS and pMOS regions are selectively masked, one at a time, and LDD and Halo implants performed using the same masks as the source/drain implants for each region, by etching back spacers between source/drain implant and LDD/Halo implants. All transistor doping steps, including enhancement, gate and well doping, can be performed using a single mask for each of the nMOS and pMOS regions. Channel length can also be tailored by trimming spacers in one of the regions prior to source/drain doping.
Public/Granted literature
- US20160071775A1 CMOS FABRICATION Public/Granted day:2016-03-10
Information query
IPC分类: