Invention Grant
- Patent Title: Pinched doped well for a junction field effect transistor (JFET) isolated from the substrate
-
Application No.: US15093574Application Date: 2016-04-07
-
Publication No.: US09853103B2Publication Date: 2017-12-26
- Inventor: Shanjen Pan , Marc L. Tarabbia , John L. Melanson
- Applicant: Cirrus Logic International Semiconductor Ltd.
- Applicant Address: US TX Austin
- Assignee: Cirrus Logic, Inc.
- Current Assignee: Cirrus Logic, Inc.
- Current Assignee Address: US TX Austin
- Agency: Norton Rose Fulbright US LLP
- Main IPC: H01L29/84
- IPC: H01L29/84 ; H01L29/10 ; H01L29/808 ; H01L29/66 ; B81B3/00

Abstract:
A JFET structure may be formed such that the channel region is isolated from the substrate to reduce parasitic capacitance. For example, instead of using a deep well as part of a gate structure for the JFET, the deep well may be used as an isolation region from the surrounding substrate. As a result, the channel in the JFET may be pinched laterally between doped regions located between the source and the drain of the JFET. In other example embodiments, the channel may be pinched vertically and the isolation between the JFET structure and the substrate is maintained. A JFET structure with improved isolation from the substrate may be employed in some embodiments as a low-noise amplifier. In particular, the low-noise amplifier may be coupled to small signal devices, such as microelectromechanical systems (MEMS)-based microphones.
Public/Granted literature
- US20170294512A1 PINCHED DOPED WELL FOR A JUNCTION FIELD EFFECT TRANSISTOR (JFET) ISOLATED FROM THE SUBSTRATE Public/Granted day:2017-10-12
Information query
IPC分类: