Invention Grant
- Patent Title: Transistor with deep Nwell implanted through the gate
-
Application No.: US14614733Application Date: 2015-02-05
-
Publication No.: US09865599B2Publication Date: 2018-01-09
- Inventor: Mahalingam Nandakumar
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Jacqueline J. Garner; Charles A. Brill; Frank D. Cimino
- Main IPC: H01L29/76
- IPC: H01L29/76 ; H01L29/94 ; H01L21/8236 ; H01L29/78 ; H01L21/336 ; H01L29/778 ; H01L27/092 ; H01L21/8238

Abstract:
A method of fabricating a CMOS integrated circuit (IC) includes implanting a first n-type dopant at a first masking level that exposes a p-region of a substrate surface having a first gate stack thereon to form NLDD regions for forming n-source/drain extension regions for at least a portion of a plurality of n-channel MOS (NMOS) transistors on the IC. A p-type dopant is implanted at a second masking level that exposes an n-region in the substrate surface having a second gate stack thereon to form PLDD regions for at least a portion of a plurality of p-channel MOS (PMOS) transistors on the IC. A second n-type dopant is retrograde implanted including through the first gate stack to form a deep nwell (DNwell) for the portion of NMOS transistors. A depth of the DNwell is shallower below the first gate stack as compared to under the NLDD regions.
Public/Granted literature
- US20150145058A1 TRANSISTOR WITH DEEP NWELL IMPLANTED THROUGH THE GATE Public/Granted day:2015-05-28
Information query
IPC分类: