Invention Grant
- Patent Title: Clock synchronizer
-
Application No.: US15085821Application Date: 2016-03-30
-
Publication No.: US09973196B2Publication Date: 2018-05-15
- Inventor: Jos Verlinden , Remco van de Beek , Stefan Mendel
- Applicant: NXP B.V.
- Applicant Address: NL Eindhoven
- Assignee: NXP B.V.
- Current Assignee: NXP B.V.
- Current Assignee Address: NL Eindhoven
- Priority: EP15161761 20150330
- Main IPC: H03L7/087
- IPC: H03L7/087 ; H03L7/197 ; H03L7/23 ; H03L7/107 ; H03L7/18 ; H04B5/00 ; H04L7/033 ; H04W4/00

Abstract:
Apparatus for clock synchronization comprising a first phase locked loop (405) and a second phase locked loop (400). The first phase locked loop (405) is configured to receive a reference signal (Fcrystal) having a reference frequency, and operable to produce an output signal (Fout) having an output frequency that is a multiple of the reference frequency. The first phase locked loop (405) comprises a frequency divider (428) that controls the multiple in response to a control signal. The second phase locked loop (400) is configured to determine a phase error between the output signal (Fout) and an input signal (Fantenna), and to provide the control signal to the first phase locked loop (405). The second phase locked loop (400) comprises phase adjustment means (450), operable to adjust a phase difference between the input and output signal by varying the control signal for a duration.
Public/Granted literature
- US20160294398A1 CLOCK SYNCHRONIZER Public/Granted day:2016-10-06
Information query
IPC分类: