Invention Application
- Patent Title: VERTICAL BIT LINE TFT DECODER FOR HIGH VOLTAGE OPERATION
-
Application No.: PCT/US2014/018125Application Date: 2014-02-25
-
Publication No.: WO2014137652A3Publication Date: 2014-09-12
- Inventor: RABKIN, Peter , HIGASHITANI, Masaaki
- Applicant: SANDISK 3D LLC
- Applicant Address: 951 Sandisk Drive Milpitas, California 95035 US
- Assignee: SANDISK 3D LLC
- Current Assignee: SANDISK 3D LLC
- Current Assignee Address: 951 Sandisk Drive Milpitas, California 95035 US
- Agency: MAGEN, BURT
- Priority: US13/788,990 20130307
- Main IPC: H01L27/24
- IPC: H01L27/24 ; H01L29/786 ; H01L27/105 ; H01L27/115 ; G11C13/00 ; H01L45/00
Abstract:
A 3D memory array having a vertically oriented thin film transistor (TFT) selection device that has a channel extension, otherwise referred to as a gate/junction offset, is disclosed. The vertically oriented TFT selection device with channel extension serves as a vertical bit line selection device in the 3D memory array. A vertical TFT select device having a channel extension has a high breakdown voltage and low leakage current. The channel extension can be at the top junction or bottom junction of the TFT. Depending on whether the memory elements undergo a forward FORM or reverse FORM, either the bottom or top junction can have the channel extension. This provides for a high voltage junction where needed.
Information query
IPC分类: