Invention Application
- Patent Title: ASYNCHRONOUS FIFO BUFFER FOR MEMORY ACCESS
- Patent Title (中): 用于存储器访问的异步FIFO缓冲器
-
Application No.: PCT/US2014/019736Application Date: 2014-03-01
-
Publication No.: WO2014137847A1Publication Date: 2014-09-12
- Inventor: YAP, Kian-Chin Alex
- Applicant: SANDISK 3D LLC
- Applicant Address: 951 Sandisk Drive Milpitas, California 95035 US
- Assignee: SANDISK 3D LLC
- Current Assignee: SANDISK 3D LLC
- Current Assignee Address: 951 Sandisk Drive Milpitas, California 95035 US
- Agency: MAGEN,BURT
- Priority: US61/772,241 20130304; US14/193,917 20140228
- Main IPC: G11C16/26
- IPC: G11C16/26 ; G11C16/32 ; G11C7/10 ; G11C7/22
Abstract:
An asynchronous FIFO buffer that provides data in response to requests to read a memory array is disclosed. The asynchronous FIFO buffer provides the data output within a latency tolerance. The asynchronous FIFO has a read clock input and a write clock input. The read clock input receives a read enable signal that defines how data should be clocked out. The write clock input receives a write clock that is asynchronous from the read enable signal. The asynchronous FIFO inputs data from the memory array in accordance with the write clock signal. The asynchronous FIFO outputs data in accordance with the read enable signal. Control logic may pre-fetch data from the memory array into the asynchronous FIFO prior to the read enable signal first being received.
Information query