Invention Application
- Patent Title: LOAD-BALANCED TESSELLATION DISTRIBUTION FOR PARALLEL ARCHITECTURES
-
Application No.: PCT/US2017/041441Application Date: 2017-07-11
-
Publication No.: WO2018052512A3Publication Date: 2018-03-22
- Inventor: AKENINE-MOLLER, Tomas G. , MUNKBERG, Carl J. , HASSELGREN, Jon N.
- Applicant: INTEL CORPORATION
- Applicant Address: 2200 MISSION COLLEGE BLVD. SANTA CLARA, California 95054 US
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: 2200 MISSION COLLEGE BLVD. SANTA CLARA, California 95054 US
- Agency: COOL, Kenneth J.
- Priority: US15/266,075 20160915
- Main IPC: G06T1/20
- IPC: G06T1/20 ; G06T1/60
Abstract:
Briefly, in accordance with one or more embodiments, an architecture to load balance tessellation distribution apparatus comprises a memory to store one or more patches representing an object in an image, and a processor, coupled to the memory, to perform one or more tessellation operations on the one or more patches. The one or more tessellation operations including splitting one or more of the patches into one or more subpatches, and load balancing the one or more patches and the one or more subpatches among two or more geometry and setup fixed-function pipelines (GSPs).
Public/Granted literature
- WO2018052512A2 LOAD-BALANCED TESSELLATION DISTRIBUTION FOR PARALLEL ARCHITECTURES Public/Granted day:2018-03-22
Information query