-
公开(公告)号:EP3926546A2
公开(公告)日:2021-12-22
申请号:EP20756078.0
申请日:2020-04-13
发明人: ZHOU, Yusong , ZHANG, Xiao , WU, Linyang , YU, Yehao , XU, Yunlong
IPC分类号: G06N3/08
摘要: The present disclosure provides a neural network model splitting method and related products. The scheme provided by the present disclosure splits an operator into a plurality of smaller-scale sub-operators, so that a compute library under a single-core architecture can be called directly, which helps to avoid the extra work caused by re-implementation.
-
2.
公开(公告)号:EP4325373A1
公开(公告)日:2024-02-21
申请号:EP22787596.0
申请日:2022-04-14
发明人: SUN, Zheng , LI, Ming , YU, Yehao , CHEN, Zhize , JIANG, Guang , YU, Xin
IPC分类号: G06F15/78
摘要: The present disclosure discloses a method for optimizing matrix multiplication of an on-chip system and related products. The on-chip system is included in a computing processing apparatus of a combined processing apparatus. The computing processing apparatus includes one or a plurality of integrated circuit apparatuses. The combined processing apparatus further includes an interface apparatus and other processing apparatus. The computing processing apparatus interacts with other processing apparatus to jointly complete a computing operation specified by a user. The combined processing apparatus further includes a storage apparatus. The storage apparatus is connected to the apparatus and other processing apparatus, respectively. The storage apparatus is configured to store data of the apparatus and other processing apparatus. The solution of the present disclosure may reduce the amount of data transmission between an internal device and an external storage apparatus, thus minimizing the I/O bottleneck caused by bandwidth limitations and then improving overall performance of an integrated circuit apparatus.
-