Apparatus and method of compensating for clock frequency and phase variations by processing packet delay values
    2.
    发明授权
    Apparatus and method of compensating for clock frequency and phase variations by processing packet delay values 有权
    通过处理分组延迟值来补偿时钟频率和相位变化的装置和方法

    公开(公告)号:US08494011B2

    公开(公告)日:2013-07-23

    申请号:US13615329

    申请日:2012-09-13

    IPC分类号: H04J3/06

    CPC分类号: H04J3/0682 H04J3/0667

    摘要: An apparatus and method are described for compensating for frequency and phase variations of electronic components by processing packet delay values. In one embodiment, a packet delay determination module determines packet delay values based on time values associated with a first and a second electronic component. A packet delay selection module selects a subset of the packet delay values based on the maximum frequency drift of the first electronic component. A statistical parameter determination module evaluates a first and a second parameter based on portions of the subset of packet delay values. A validation module validates the parameters when each portion the subset of packet delay values includes a minimum of at least two packet delay values. An adjustment module compensates for at least one of a frequency variation and a phase variation of the first electronic component based on the parameters if the parameters are both validated.

    摘要翻译: 描述了通过处理分组延迟值来补偿电子部件的频率和相位变化的装置和方法。 在一个实施例中,分组延迟确定模块基于与第一和第二电子组件相关联的时间值来确定分组延迟值。 分组延迟选择模块基于第一电子部件的最大频率漂移来选择分组延迟值的子集。 统计参数确定模块基于分组延迟值的子集的部分来评估第一和第二参数。 验证模块在分组延迟值的子集包括至少两个分组延迟值的最小值的每个部分时验证参数。 如果参数都被验证,则调整模块基于参数补偿第一电子部件的频率变化和相位变化中的至少一个。

    Apparatus and method of compensating for clock frequency and phase variations by processing packet delay values
    3.
    发明授权
    Apparatus and method of compensating for clock frequency and phase variations by processing packet delay values 有权
    通过处理分组延迟值来补偿时钟频率和相位变化的装置和方法

    公开(公告)号:US08270438B2

    公开(公告)日:2012-09-18

    申请号:US13221722

    申请日:2011-08-30

    IPC分类号: H04J3/06

    CPC分类号: H04J3/0682 H04J3/0667

    摘要: An apparatus and method are described for compensating for frequency and phase variations of electronic components by processing packet delay values. In one embodiment, a packet delay determination module determines packet delay values based on time values associated with a first and a second electronic component. A packet delay selection module selects a subset of the packet delay values based on the maximum frequency drift of the first electronic component. A statistical parameter determination module evaluates a first and a second parameter based on portions of the subset of packet delay values. A validation module validates the parameters when each portion the subset of packet delay values includes a minimum of at least two packet delay values. An adjustment module compensates for at least one of a frequency variation and a phase variation of the first electronic component based on the parameters if the parameters are both validated.

    摘要翻译: 描述了通过处理分组延迟值来补偿电子部件的频率和相位变化的装置和方法。 在一个实施例中,分组延迟确定模块基于与第一和第二电子组件相关联的时间值来确定分组延迟值。 分组延迟选择模块基于第一电子部件的最大频率漂移来选择分组延迟值的子集。 统计参数确定模块基于分组延迟值的子集的部分来评估第一和第二参数。 验证模块在分组延迟值的子集包括至少两个分组延迟值的最小值的每个部分时验证参数。 如果参数都被验证,则调整模块基于参数补偿第一电子部件的频率变化和相位变化中的至少一个。

    APPARATUS AND METHOD OF COMPENSATING FOR CLOCK FREQUENCY AND PHASE VARIATIONS BY PROCESSING PACKET DELAY VALUES
    4.
    发明申请
    APPARATUS AND METHOD OF COMPENSATING FOR CLOCK FREQUENCY AND PHASE VARIATIONS BY PROCESSING PACKET DELAY VALUES 有权
    通过处理分组延迟值对时钟频率和相位变化进行补偿的装置和方法

    公开(公告)号:US20110310766A1

    公开(公告)日:2011-12-22

    申请号:US13221722

    申请日:2011-08-30

    IPC分类号: H04L12/26

    CPC分类号: H04J3/0682 H04J3/0667

    摘要: An apparatus and method are described for compensating for frequency and phase variations of electronic components by processing packet delay values. In one embodiment, a packet delay determination module determines packet delay values based on time values associated with a first and a second electronic component. A packet delay selection module selects a subset of the packet delay values based on the maximum frequency drift of the first electronic component. A statistical parameter determination module evaluates a first and a second parameter based on portions of the subset of packet delay values. A validation module validates the parameters when each portion the subset of packet delay values includes a minimum of at least two packet delay values. An adjustment module compensates for at least one of a frequency variation and a phase variation of the first electronic component based on the parameters if the parameters are both validated.

    摘要翻译: 描述了通过处理分组延迟值来补偿电子部件的频率和相位变化的装置和方法。 在一个实施例中,分组延迟确定模块基于与第一和第二电子组件相关联的时间值来确定分组延迟值。 分组延迟选择模块基于第一电子部件的最大频率漂移来选择分组延迟值的子集。 统计参数确定模块基于分组延迟值的子集的部分来评估第一和第二参数。 验证模块在分组延迟值的子集包括至少两个分组延迟值的最小值的每个部分时验证参数。 如果参数都被验证,则调整模块基于参数补偿第一电子部件的频率变化和相位变化中的至少一个。

    Apparatus and method of compensating for clock frequency and phase variations by processing packet delay values
    5.
    发明授权
    Apparatus and method of compensating for clock frequency and phase variations by processing packet delay values 有权
    通过处理分组延迟值来补偿时钟频率和相位变化的装置和方法

    公开(公告)号:US08031747B2

    公开(公告)日:2011-10-04

    申请号:US12432630

    申请日:2009-04-29

    IPC分类号: H04J3/06

    CPC分类号: H04J3/0682 H04J3/0667

    摘要: An apparatus and method are described for compensating for frequency and phase variations of electronic components by processing packet delay values. In one embodiment, a packet delay determination module determines packet delay values based on time values associated with a first and a second electronic component. A packet delay selection module selects a subset of the packet delay values based on the maximum frequency drift of the first electronic component. A statistical parameter determination module evaluates a first and a second parameter based on portions of the subset of packet delay values A validation module validates the parameters when each portion the subset of packet delay values includes a minimum of at least two packet delay values. An adjustment module compensates for at least one of a frequency variation and a phase variation of the first electronic component based on the parameters if the parameters are both validated.

    摘要翻译: 描述了通过处理分组延迟值来补偿电子部件的频率和相位变化的装置和方法。 在一个实施例中,分组延迟确定模块基于与第一和第二电子组件相关联的时间值来确定分组延迟值。 分组延迟选择模块基于第一电子部件的最大频率漂移来选择分组延迟值的子集。 统计参数确定模块基于分组延迟值的子集的部分来评估第一和第二参数。当分组延迟值的子集包括至少两个分组延迟值的最小值时,验证模块验证参数。 如果参数都被验证,则调整模块基于参数补偿第一电子部件的频率变化和相位变化中的至少一个。

    Apparatus and Method of Compensating for Clock Frequency and Phase Variations by Processing Packet Delay Values
    6.
    发明申请
    Apparatus and Method of Compensating for Clock Frequency and Phase Variations by Processing Packet Delay Values 有权
    通过处理分组延迟值补偿时钟频率和相位变化的装置和方法

    公开(公告)号:US20100278055A1

    公开(公告)日:2010-11-04

    申请号:US12432630

    申请日:2009-04-29

    IPC分类号: H04L12/26 H04J3/06

    CPC分类号: H04J3/0682 H04J3/0667

    摘要: An apparatus and method are described for compensating for frequency and phase variations of electronic components by processing packet delay values. In one embodiment, a packet delay determination module determines packet delay values based on time values associated with a first and a second electronic component. A packet delay selection module selects a subset of the packet delay values based on the maximum frequency drift of the first electronic component. A statistical parameter determination module evaluates a first and a second parameter based on portions of the subset of packet delay values A validation module validates the parameters when each portion the subset of packet delay values includes a minimum of at least two packet delay values. An adjustment module compensates for at least one of a frequency variation and a phase variation of the first electronic component based on the parameters if the parameters are both validated.

    摘要翻译: 描述了通过处理分组延迟值来补偿电子部件的频率和相位变化的装置和方法。 在一个实施例中,分组延迟确定模块基于与第一和第二电子组件相关联的时间值来确定分组延迟值。 分组延迟选择模块基于第一电子部件的最大频率漂移来选择分组延迟值的子集。 统计参数确定模块基于分组延迟值的子集的部分来评估第一和第二参数。当分组延迟值的子集包括至少两个分组延迟值的最小值时,验证模块验证参数。 如果参数都被验证,则调整模块基于参数补偿第一电子部件的频率变化和相位变化中的至少一个。