Malicious Attack Detection Techniques

    公开(公告)号:US20230074623A1

    公开(公告)日:2023-03-09

    申请号:US17466363

    申请日:2021-09-03

    Applicant: Arm Limited

    Abstract: Various implementations described herein are directed to a device with a reset tree having leaf buffers that provide sensed output signals based on a reset-synchronizing input signal. The device may have a first sensor that receives the sensed output signals from the leaf buffers of the reset tree and provides an attack detection signal based on sensing a malicious attack. The device may have a second sensor that receives the reset-synchronizing input signal, receives the attack detection signal from the first sensor and provides a reset alarm signal based on duration of a timing glitch associated with comparing a difference between the reset-synchronizing input signal and the attack detection signal.

    Malicious attack detection techniques

    公开(公告)号:US11809609B2

    公开(公告)日:2023-11-07

    申请号:US17466363

    申请日:2021-09-03

    Applicant: Arm Limited

    CPC classification number: G06F21/755 G06F21/57

    Abstract: Various implementations described herein are directed to a device with a reset tree having leaf buffers that provide sensed output signals based on a reset-synchronizing input signal. The device may have a first sensor that receives the sensed output signals from the leaf buffers of the reset tree and provides an attack detection signal based on sensing a malicious attack. The device may have a second sensor that receives the reset-synchronizing input signal, receives the attack detection signal from the first sensor and provides a reset alarm signal based on duration of a timing glitch associated with comparing a difference between the reset-synchronizing input signal and the attack detection signal.

    Attack Detector Architecture
    5.
    发明申请

    公开(公告)号:US20230077386A1

    公开(公告)日:2023-03-16

    申请号:US17472556

    申请日:2021-09-10

    Applicant: Arm Limited

    Abstract: Various implementations described herein refer to a device having base registers that receive input signals, receive a reset signal and provide first output signals based on the input signals and the reset signal. The device may have shadow registers that correspond to the base registers, wherein the shadow registers receive inverted input signals, receive an inverted reset signal and provide second output signals based on the inverted input signals and the inverted reset signal. The device may have attack detector logic that receives the first output signals from the base registers, receives the second output signals from the shadow registers and generates an alarm signal based on the first output signals and the second output signals.

Patent Agency Ranking