COMMUNICATION METHOD, CORRESPONDING SYSTEM AND DEVICE

    公开(公告)号:US20220103201A1

    公开(公告)日:2022-03-31

    申请号:US17480926

    申请日:2021-09-21

    Abstract: A communication system has a galvanic isolation link coupling a first circuit to a second circuit. The first circuit transmits first data signals to the second circuit and receives second data signals from the second circuit in response to the first data signals. The data signals are transmitted in consecutive time slots of a determined time duration via the galvanic isolation link. The first data signals include polling signals transmitted from the first circuit to the second circuit during consecutive time slots, and on-demand access requests transmitted from the first circuit to the second circuit. The second data signals include status response signals transmitted from the second circuit to the first circuit in response to polling signals received from the first circuit, and access response signals transmitted from the second circuit to the first circuit in response to access requests received from the first circuit.

    CIRCUIT ARRANGEMENT FOR VALIDATION OF OPERATION OF A LOGIC MODULE IN A MULTIPOWER LOGIC ARCHITECTURE AND CORRESPONDING VALIDATION METHOD

    公开(公告)号:US20230393198A1

    公开(公告)日:2023-12-07

    申请号:US18324583

    申请日:2023-05-26

    CPC classification number: G01R31/3177 G06F1/08 G01R31/31725

    Abstract: A first circuit is coupled to a second circuit via a communication link. The first circuit generates a first validation signal, a second validation signal, and control signals, and transmits the first and second validation signals to the second circuit via the communication link. The second circuit validates the control signals based on the first and second binary validation signals. The validating includes: verifying that when the first validation signal has a first value, the second validation signal has a second value different from the first value; verifying that when the second validation signal has the first value, the first validation signal has the second value; verifying detection of a transition edge of the first validation signal within a threshold number of clock cycles; and verifying detection of a transition edge of the second validation signal within the threshold number of clock cycles.

Patent Agency Ranking