-
公开(公告)号:US12033715B2
公开(公告)日:2024-07-09
申请号:US18063041
申请日:2022-12-07
Applicant: STMicroelectronics International N.V.
Inventor: Vikas Rana , Arpit Vijayvergia
Abstract: The present disclosure is directed to arranging user data memory cells and test memory cells in a configurable memory array that can perform both differential and single ended read operations during memory start-up and normal memory use, respectively. Different arrangements of the user data memory cells and the test memory cells in the memory array result in increased effectiveness of memory array, in terms of area optimization, memory read accuracy and encryption for data security.
-
公开(公告)号:US12087368B2
公开(公告)日:2024-09-10
申请号:US17548096
申请日:2021-12-10
Applicant: STMICROELECTRONICS INTERNATIONAL N.V.
Inventor: Arpit Vijayvergia , Vikas Rana
CPC classification number: G11C16/28 , G11C16/0458 , G11C16/24
Abstract: An integrated circuit includes a memory array and a memory read circuitry for reading data from the memory array. The memory read circuitry includes a leakage current compensation circuit. The leakage current compensation circuit senses the leakage current in a bitline of the memory array during a read operation and generates a leakage compensation current to offset the leakage current during the read operation.
-
公开(公告)号:US11908528B2
公开(公告)日:2024-02-20
申请号:US17527031
申请日:2021-11-15
Applicant: STMICROELECTRONICS INTERNATIONAL N.V.
Inventor: Vikas Rana , Arpit Vijayvergia
Abstract: An integrated circuit includes a charge pump. The charge pump includes a plurality of charge pump stages and a plurality of switches. The switches can operated to selectively couple the charge pump stages in various arrangements of series and parallel connections based on a currently selected operational mode of the charge pump. The charge pump assists in performing read and write operations for a memory array of the integrated circuit.
-
公开(公告)号:US11551731B2
公开(公告)日:2023-01-10
申请号:US17321344
申请日:2021-05-14
Applicant: STMicroelectronics International N.V.
Inventor: Vikas Rana , Arpit Vijayvergia
Abstract: The present disclosure is directed to arranging user data memory cells and test memory cells in a configurable memory array that can perform both differential and single ended read operations during memory start-up and normal memory use, respectively. Different arrangements of the user data memory cells and the test memory cells in the memory array result in increased effectiveness of memory array, in terms of area optimization, memory read accuracy and encryption for data security.
-
-
-