Abstract:
A stage circuit including a plurality of stages connected to each other, where each of the stages includes: an output unit configured to output a voltage of a first power source or a signal of a third input terminal to an output terminal, based on a voltage applied to a first node or a second node; a first driver configured to control a voltage at a third node, based on signals of a first input terminal, a second input terminal and the third input terminal; a second driver configured to control the voltage at the first node, based on the signal of the second input terminal and the voltage at the third node; and a first transistor connected between the second node and the third node and maintained in a turn-on state.
Abstract:
A scan driver may include a first stage, a second stage, and a third stage. The first stage may include a first output transistor. The first output transistor may have a first buffer value. The second stage may be electrically connected to the first output transistor and may include a second output transistor. The second output transistor may have a second buffer value. The third stage may be electrically connected to the second output transistor and may include a third output transistor. The third output transistor may have a third buffer value. At least one of the second buffer value and the third buffer value may be unequal to the first buffer value.
Abstract:
A display apparatus includes an array of pixels and dummy pixels. A plurality of first lines are connected to the pixels and the dummy pixels. A plurality of repair lines are connected to the dummy pixels and are selectively connected to the pixels. A plurality of second lines are connected to the pixels. At least one dummy line is connected to the dummy pixels. At least one dummy wiring is connected to the at least one dummy line and is selectively connected to one of the second lines.