-
11.
公开(公告)号:US20050281096A1
公开(公告)日:2005-12-22
申请号:US11075395
申请日:2005-03-07
申请人: Jayesh Bhakta , Jeffrey Solomon , William Gervasi
发明人: Jayesh Bhakta , Jeffrey Solomon , William Gervasi
CPC分类号: G11C5/066 , G11C5/04 , G11C7/1048 , G11C2207/105
摘要: A memory module comprises a plurality of memory components. Each memory component has a first bit width. The plurality of memory components are configured as one or more pairs of memory components. Each pair of memory components simulates a single virtual memory component having a second bit width which is twice the first bit width.
摘要翻译: 存储器模块包括多个存储器组件。 每个存储器组件具有第一位宽度。 多个存储器组件被配置为一对或多对存储器组件。 每对存储器组件模拟具有第二位宽度的第二位宽度的两倍的单个虚拟存储器组件。